| Seat No.: | Enrolment No | |-----------|--------------| |-----------|--------------| ## **GUJARAT TECHNOLOGICAL UNIVERSITY** **BE - SEMESTER-III (NEW) EXAMINATION - WINTER 2021** | Subject Code:3130704 Date:23-02 | | -2022 | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Subject Name:Digital Fundamentals Time:10:30 AM TO 01:00 PM Instructions: 1. Attempt all questions. 2. Make suitable assumptions wherever necessary. | | ks:70 | | | | | | | | | 3.<br>4. | | MARKS | | Q.1 | (a)<br>(b)<br>(c) | Implement EX-NOR using NAND gate. Convert the decimal number 225.225 to octal and hexadecimal. Give classification of logic families and compare CMOS and TTL. | 03<br>04<br>07 | | Q.2 | (a)<br>(b) | Convert $F(A,B,C) = BC+A$ into standard minterm form. With logic diagram and truth table, explain the working of 3 line to 8 line decoder. | 03<br>04 | | | (c) | Explain Successive Approximation A/D converter in detail. OR | 07 | | | (c) | A combinational logic is defined by functions: $F_1(A,B,C) = \sum m \ (3,5,6,7) \qquad F_2(A,B,C) = \sum m \ (0,2,4,7)$ Implement the circuit with PLA having 3 inputs, 4 product terms & 2 outputs. | 07 | | Q.3 | (a)<br>(b)<br>(c) | Simplify the Boolean expression: $F(x,y,z) = \sum m(0,1,3,4,5,7)$<br>Explain S-R clocked flip flop.<br>Design full adder circuit using decoder and multiplexer. | 03<br>04<br>07 | | Q.3 | (a)<br>(b)<br>(c) | OR Generate AND & EX-OR gates using NOR gate. Implement D flip flop using JK flip flop. Design a counter to generate the repetitive sequence 0,4,2,1,6. | 03<br>04<br>07 | | Q.4 | (a)<br>(b)<br>(c) | What is race around condition in JK flip flop. Construct a ring counter with five timing signals. Design BCD to Excess 3 code converter using minimum number of NAND gates. | 03<br>04<br>07 | | | | OR | | | Q.4 | (a)<br>(b)<br>(c) | Explain 2-bit comparator circuit. Write a short note on FPGA. What is Digital to Analog converter? Draw and Explain R-2R DAC. | 03<br>04<br>07 | | Q.5 | (a) | Perform following operation using 2's complement method. $(11010)_2 - (1000)_2$ | 03 | | | (b)<br>(c) | Write a short note on Read Only Memory (ROM). Explain the working of 4 bit binary ripple counter. OR | 04<br>07 | | Q.5 | (a)<br>(b) | Obtain the truth table of the function: $F = xy+yz+zx$ .<br>Implement following functions using ROM.<br>$F_1 = \sum m (1,3,4,6)$ and $F_2 = \sum m (0,1,5,7)$ . | 03<br>04 | | | (c) | Explain in detail Dual Slope A/D converter. | 07 | \*\*\*\*\*